Professor, Departement of Electrical Engineering
Nanoelectronics Compact modeling of semiconductor devices (Bulk/SOI MOSFET, Multigate FET, Nanowire, UTBSOI and novel devices) SPICE Modelling of High Voltage/Power Semiconductor Devices (LDMOS, VDMOS, IGBT, HEMT etc.) BSIM model development and support (with BSIM Group at University of California Berkeley) Atommistic Simulation of Nanoscale Devices
DC, CV and RF Characterization
Office
WL125
Department of Electrical Engineering
Indian Institute of Technology
Kanpur, U.P. - 208016
Labs addresses: Nanolab (WL215)
Compact Modeling
PhD, Ecole Polytechnique Federale de Lausanne (EPFL), Switzerland ‐ 2004‐2007
Thesis Title:Compact modeling of high voltage MOSFETs
Thesis Supervisor:Adrian M. Ionscue
M.Tech, Indian Institute of Technology, Kanpur 2001‐ 2003
B. Tech, S G S I T S Indore – 1997‐2001
EE698L (Compact Modeling)
EE614 (Solid State Devices - I)
EE370 tutorial (Digital Electronics and Microprocessor Technology)
EE210 tutorial (Microelectronics - I)
ESC201A tutorial and lab (Introduction to Electronics)
EE698F (RF Microelectronics)
Editor of Institution of Electronics and Telecommunication Engineers (IETE) Technical Review
Senior Member of IEEE
Y. S. Chauhan, S. Venugopalan, M.-A. Chalkiadaki, M. A. Karim, H. Agarwal, S. Khandelwal, N. Paydavosi, J. P. Duarte, C. C. Enz, A. M. Niknejad, and C. Hu, "BSIM6: Analog and RF Compact Model for Bulk MOSFET," IEEE Transactions on Electron Devices, Vol. 61, Issue 2, Feb. 2014.
Senior Member of IEEE
Received IBM Faculty Award (2013)
Awarded Ramanujan Fellowship by Department of Science and Technology (2012)
2010-2012 - University of California Berkeley
2010 - Tokyo Institutre of Technology, Tokyo, Japan
2007-2010 - IBM Bangalore
2003-2004 - ST Microelectronics